|
[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index] Re: [Xen-devel] [PATCH] x86emul: support fencing insns
On 14/12/16 09:37, Jan Beulich wrote:
> Signed-off-by: Jan Beulich <jbeulich@xxxxxxxx>
>
> --- a/xen/arch/x86/x86_emulate/x86_emulate.c
> +++ b/xen/arch/x86/x86_emulate/x86_emulate.c
> @@ -5190,8 +5190,26 @@ x86_emulate(
> case X86EMUL_OPC(0x0f, 0xae): case X86EMUL_OPC_66(0x0f, 0xae): /* Grp15
> */
> switch ( modrm_reg & 7 )
> {
> - case 7: /* clflush{,opt} */
> - fail_if(modrm_mod == 3);
> + case 5: /* lfence */
> + fail_if(modrm_mod != 3);
> + generate_exception_if(vex.pfx, EXC_UD);
> + vcpu_must_have(sse2);
> + asm volatile ( "lfence" ::: "memory" );
> + break;
> + case 6: /* mfence */
> + fail_if(modrm_mod != 3);
> + generate_exception_if(vex.pfx, EXC_UD);
> + vcpu_must_have(sse2);
> + asm volatile ( "mfence" ::: "memory" );
> + break;
> + case 7: /* clflush{,opt} / sfence */
> + if ( modrm_mod == 3 )
Could I talk you into having
if ( modrm_mod == 3 ) /* sfence */
and
> + {
> + generate_exception_if(vex.pfx, EXC_UD);
> + vcpu_must_have(sse);
> + asm volatile ( "sfence" ::: "memory" );
> + break;
> + }
/* else clflush{,opt} */ ?
Even knowing what is going on, this is a little hard to follow.
Otherwise, Reviewed-by: Andrew Cooper <andrew.cooper3@xxxxxxxxxx>
> if ( !vex.pfx )
> vcpu_must_have(clflush);
> else
>
>
>
_______________________________________________
Xen-devel mailing list
Xen-devel@xxxxxxxxxxxxx
https://lists.xen.org/xen-devel
|
![]() |
Lists.xenproject.org is hosted with RackSpace, monitoring our |