[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index] [Xen-devel] [PATCH v9 02/14] arch/arm: let map_mmio_regions() take pfn as parameters
Currently, the map_mmio_regions() function, defined for the ARM architecture, has parameters with paddr_t type. This interface, however, needs caller functions to correctly page-align addresses given as parameters to map_mmio_regions(). This commit changes the function's interface to accept page frame numbers as parameters. This commit also modifies caller functions in an attempt to adapt them to the new interface. This commit is meant to produce the minimum indispensable needed changes; these are also instrumental to making the interface of map_mmio_regions() symmetric with the unmap_mmio_regions() function, that will be introduced in one of the next commits of the series and will feature a pfn-based interface. NOTE: platform-specific code has not been tested, save for the sunxi and the Arndale Exynos 5 platforms (see the Tested-by below for the latter). Signed-off-by: Arianna Avanzini <avanzini.arianna@xxxxxxxxx> Tested-by: Julien Grall <julien.grall@xxxxxxxxxx> Cc: Dario Faggioli <dario.faggioli@xxxxxxxxxx> Cc: Paolo Valente <paolo.valente@xxxxxxxxxx> Cc: Stefano Stabellini <stefano.stabellini@xxxxxxxxxxxxx> Cc: Ian Campbell <Ian.Campbell@xxxxxxxxxxxxx> Cc: Jan Beulich <JBeulich@xxxxxxxx> Cc: Keir Fraser <keir@xxxxxxx> Cc: Tim Deegan <tim@xxxxxxx> Cc: Ian Jackson <Ian.Jackson@xxxxxxxxxxxxx> Cc: Andrew Cooper <andrew.cooper3@xxxxxxxxxx> Cc: Eric Trudeau <etrudeau@xxxxxxxxxxxx> Cc: Viktor Kleinik <viktor.kleinik@xxxxxxxxxxxxxxx> --- v7: - Remove useless decrements when using paddr_to_pfn_aligned(). v5: - Add a macro for the paddr_to_pfn(PAGE_ALIGN(...)) pattern. - Hopefully improve commit description. --- xen/arch/arm/domain_build.c | 7 ++++--- xen/arch/arm/gic.c | 20 +++++++++++--------- xen/arch/arm/p2m.c | 13 ++++++++----- xen/arch/arm/platforms/exynos5.c | 11 ++++++----- xen/arch/arm/platforms/omap5.c | 21 ++++++++++++--------- xen/arch/arm/platforms/xgene-storm.c | 4 +++- xen/include/asm-arm/mm.h | 2 ++ xen/include/asm-arm/p2m.h | 11 ++++++----- 8 files changed, 52 insertions(+), 37 deletions(-) diff --git a/xen/arch/arm/domain_build.c b/xen/arch/arm/domain_build.c index 9d9cba9..6300fe3 100644 --- a/xen/arch/arm/domain_build.c +++ b/xen/arch/arm/domain_build.c @@ -774,9 +774,10 @@ static int map_device(struct domain *d, struct dt_device_node *dev) addr & PAGE_MASK, PAGE_ALIGN(addr + size) - 1); return res; } - res = map_mmio_regions(d, addr & PAGE_MASK, - PAGE_ALIGN(addr + size) - 1, - addr & PAGE_MASK); + res = map_mmio_regions(d, + paddr_to_pfn(addr & PAGE_MASK), + paddr_to_pfn_aligned(addr + size), + paddr_to_pfn(addr & PAGE_MASK)); if ( res ) { printk(XENLOG_ERR "Unable to map 0x%"PRIx64 diff --git a/xen/arch/arm/gic.c b/xen/arch/arm/gic.c index 4d2a92d..34b1070 100644 --- a/xen/arch/arm/gic.c +++ b/xen/arch/arm/gic.c @@ -912,20 +912,22 @@ int gicv_setup(struct domain *d) * The second page is always mapped at +4K irrespective of the * GIC_64K_STRIDE quirk. The DTB passed to the guest reflects this. */ - ret = map_mmio_regions(d, d->arch.vgic.cbase, - d->arch.vgic.cbase + PAGE_SIZE - 1, - gic.vbase); + ret = map_mmio_regions(d, paddr_to_pfn(d->arch.vgic.cbase), + paddr_to_pfn_aligned(d->arch.vgic.cbase + PAGE_SIZE), + paddr_to_pfn(gic.vbase)); if (ret) return ret; if ( !platform_has_quirk(PLATFORM_QUIRK_GIC_64K_STRIDE) ) - ret = map_mmio_regions(d, d->arch.vgic.cbase + PAGE_SIZE, - d->arch.vgic.cbase + (2 * PAGE_SIZE) - 1, - gic.vbase + PAGE_SIZE); + ret = map_mmio_regions(d, paddr_to_pfn(d->arch.vgic.cbase + PAGE_SIZE), + paddr_to_pfn_aligned(d->arch.vgic.cbase + + (2 * PAGE_SIZE)), + paddr_to_pfn(gic.vbase + PAGE_SIZE)); else - ret = map_mmio_regions(d, d->arch.vgic.cbase + PAGE_SIZE, - d->arch.vgic.cbase + (2 * PAGE_SIZE) - 1, - gic.vbase + 16*PAGE_SIZE); + ret = map_mmio_regions(d, paddr_to_pfn(d->arch.vgic.cbase + PAGE_SIZE), + paddr_to_pfn_aligned(d->arch.vgic.cbase + + (2 * PAGE_SIZE)), + paddr_to_pfn(gic.vbase + 16*PAGE_SIZE)); return ret; diff --git a/xen/arch/arm/p2m.c b/xen/arch/arm/p2m.c index 7cb4a27..c474707 100644 --- a/xen/arch/arm/p2m.c +++ b/xen/arch/arm/p2m.c @@ -553,12 +553,15 @@ int p2m_populate_ram(struct domain *d, } int map_mmio_regions(struct domain *d, - paddr_t start_gaddr, - paddr_t end_gaddr, - paddr_t maddr) + unsigned long start_gfn, + unsigned long end_gfn, + unsigned long mfn) { - return apply_p2m_changes(d, INSERT, start_gaddr, end_gaddr, - maddr, MATTR_DEV, p2m_mmio_direct); + return apply_p2m_changes(d, INSERT, + pfn_to_paddr(start_gfn), + pfn_to_paddr(end_gfn), + pfn_to_paddr(mfn), + MATTR_DEV, p2m_mmio_direct); } int guest_physmap_add_entry(struct domain *d, diff --git a/xen/arch/arm/platforms/exynos5.c b/xen/arch/arm/platforms/exynos5.c index 65e584f..078b020 100644 --- a/xen/arch/arm/platforms/exynos5.c +++ b/xen/arch/arm/platforms/exynos5.c @@ -54,13 +54,14 @@ static int exynos5_init_time(void) static int exynos5_specific_mapping(struct domain *d) { /* Map the chip ID */ - map_mmio_regions(d, EXYNOS5_PA_CHIPID, EXYNOS5_PA_CHIPID + PAGE_SIZE - 1, - EXYNOS5_PA_CHIPID); + map_mmio_regions(d, paddr_to_pfn(EXYNOS5_PA_CHIPID), + paddr_to_pfn_aligned(EXYNOS5_PA_CHIPID + PAGE_SIZE), + paddr_to_pfn(EXYNOS5_PA_CHIPID)); /* Map the PWM region */ - map_mmio_regions(d, EXYNOS5_PA_TIMER, - EXYNOS5_PA_TIMER + (PAGE_SIZE * 2) - 1, - EXYNOS5_PA_TIMER); + map_mmio_regions(d, paddr_to_pfn(EXYNOS5_PA_TIMER), + paddr_to_pfn_aligned(EXYNOS5_PA_TIMER + (PAGE_SIZE * 2)), + paddr_to_pfn(EXYNOS5_PA_TIMER)); return 0; } diff --git a/xen/arch/arm/platforms/omap5.c b/xen/arch/arm/platforms/omap5.c index 76d4d9b..f51810e 100644 --- a/xen/arch/arm/platforms/omap5.c +++ b/xen/arch/arm/platforms/omap5.c @@ -102,21 +102,24 @@ static int omap5_init_time(void) static int omap5_specific_mapping(struct domain *d) { /* Map the PRM module */ - map_mmio_regions(d, OMAP5_PRM_BASE, OMAP5_PRM_BASE + (PAGE_SIZE * 2) - 1, - OMAP5_PRM_BASE); + map_mmio_regions(d, paddr_to_pfn(OMAP5_PRM_BASE), + paddr_to_pfn_aligned(OMAP5_PRM_BASE + (PAGE_SIZE * 2)), + paddr_to_pfn(OMAP5_PRM_BASE)); /* Map the PRM_MPU */ - map_mmio_regions(d, OMAP5_PRCM_MPU_BASE, - OMAP5_PRCM_MPU_BASE + PAGE_SIZE - 1, - OMAP5_PRCM_MPU_BASE); + map_mmio_regions(d, paddr_to_pfn(OMAP5_PRCM_MPU_BASE), + paddr_to_pfn_aligned(OMAP5_PRCM_MPU_BASE + PAGE_SIZE), + paddr_to_pfn(OMAP5_PRCM_MPU_BASE)); /* Map the Wakeup Gen */ - map_mmio_regions(d, OMAP5_WKUPGEN_BASE, OMAP5_WKUPGEN_BASE + PAGE_SIZE - 1, - OMAP5_WKUPGEN_BASE); + map_mmio_regions(d, paddr_to_pfn(OMAP5_WKUPGEN_BASE), + paddr_to_pfn_aligned(OMAP5_WKUPGEN_BASE + PAGE_SIZE), + paddr_to_pfn(OMAP5_WKUPGEN_BASE)); /* Map the on-chip SRAM */ - map_mmio_regions(d, OMAP5_SRAM_PA, OMAP5_SRAM_PA + (PAGE_SIZE * 32) - 1, - OMAP5_SRAM_PA); + map_mmio_regions(d, paddr_to_pfn(OMAP5_SRAM_PA), + paddr_to_pfn_aligned(OMAP5_SRAM_PA + (PAGE_SIZE * 32)), + paddr_to_pfn(OMAP5_SRAM_PA)); return 0; } diff --git a/xen/arch/arm/platforms/xgene-storm.c b/xen/arch/arm/platforms/xgene-storm.c index c9dd63c..4945906 100644 --- a/xen/arch/arm/platforms/xgene-storm.c +++ b/xen/arch/arm/platforms/xgene-storm.c @@ -47,7 +47,9 @@ static int map_one_mmio(struct domain *d, const char *what, printk("Additional MMIO %"PRIpaddr"-%"PRIpaddr" (%s)\n", start, end, what); - ret = map_mmio_regions(d, start, end, start); + ret = map_mmio_regions(d, paddr_to_pfn(start), + paddr_to_pfn_aligned(end), + paddr_to_pfn(start)); if ( ret ) printk("Failed to map %s @ %"PRIpaddr" to dom%d\n", what, start, d->domain_id); diff --git a/xen/include/asm-arm/mm.h b/xen/include/asm-arm/mm.h index 2552d34..9fa80a4 100644 --- a/xen/include/asm-arm/mm.h +++ b/xen/include/asm-arm/mm.h @@ -210,6 +210,8 @@ static inline void __iomem *ioremap_wc(paddr_t start, size_t len) #define paddr_to_pfn(pa) ((unsigned long)((pa) >> PAGE_SHIFT)) #define paddr_to_pdx(pa) pfn_to_pdx(paddr_to_pfn(pa)) +/* Page-align address and convert to frame number format */ +#define paddr_to_pfn_aligned(paddr) paddr_to_pfn(PAGE_ALIGN(paddr)) static inline paddr_t __virt_to_maddr(vaddr_t va) { diff --git a/xen/include/asm-arm/p2m.h b/xen/include/asm-arm/p2m.h index 911d32d..a9168fc 100644 --- a/xen/include/asm-arm/p2m.h +++ b/xen/include/asm-arm/p2m.h @@ -87,11 +87,12 @@ int p2m_cache_flush(struct domain *d, xen_pfn_t start_mfn, xen_pfn_t end_mfn); /* Setup p2m RAM mapping for domain d from start-end. */ int p2m_populate_ram(struct domain *d, paddr_t start, paddr_t end); -/* Map MMIO regions in the p2m: start_gaddr and end_gaddr is the range - * in the guest physical address space to map, starting from the machine - * address maddr. */ -int map_mmio_regions(struct domain *d, paddr_t start_gaddr, - paddr_t end_gaddr, paddr_t maddr); +/* Map MMIO regions in the p2m: start_gfn and end_gfn is the range in the guest + * physical address space to map, starting from the machine frame number mfn. */ +int map_mmio_regions(struct domain *d, + unsigned long start_gfn, + unsigned long end_gfn, + unsigned long mfn); int guest_physmap_add_entry(struct domain *d, unsigned long gfn, -- 1.9.3 _______________________________________________ Xen-devel mailing list Xen-devel@xxxxxxxxxxxxx http://lists.xen.org/xen-devel
|
Lists.xenproject.org is hosted with RackSpace, monitoring our |